

## DFM analysis report\_JLCDFM

File name: Drill Files.zip

Report generated at: 2025-04-10 20:19:02

PCB layers: 2

PCB size: **4.89x10.47cm** 



Via to pad

(Detect clearance of vias to pads)

Analyze project

No

Analysis results





Danger: 0

Warning: 0

Good: 0

Statistics

| PCB DFM>Routing layer analysis                                                               |                       |                |                                                                                                            |                                      |
|----------------------------------------------------------------------------------------------|-----------------------|----------------|------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Analyze project                                                                              | Analysis results      | PCB screenshot | Layer distribution                                                                                         | Statistics                           |
| Sharp trace corner<br>(Check for sharp corners in<br>traces)                                 | No                    | No             | No                                                                                                         | Danger: 0<br>Warning: 0<br>Good: 0   |
| BGA pad<br>(Check BGA pads on the board)                                                     | No                    | No             | No                                                                                                         | Danger: 0 Warning: 0 Good: 0         |
| Via placed within a pad (Check if there is a via placed within a pad)                        | No                    | No             | No                                                                                                         | Danger: 0 Warning: 0 Good: 0         |
| Trace to board edge (Detect traces too close to the board edge)                              | 0.25mm<br><b>Good</b> |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl                                                        | Danger: 0<br>Warning: 0<br>Good: 1   |
| Trace spacing<br>(Measure spacing between<br>adjacent parallel traces)                       | 0.18mm<br>Good        |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 5   |
| Unconnected trace end (Free-standing trace ends not connected to pads)                       | No                    | No             | No                                                                                                         | Danger: 0 Warning: 0 Good: 0         |
| Trace width<br>(Trace width information)                                                     | 0.2mm<br>Good         |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 100 |
| Fiducial<br>(Detect fiducial marks on the<br>board)                                          | No                    | No             | No                                                                                                         | Danger: 0 Warning: 0 Good: 0         |
| Pad to board edge (Measure distance of pads from the board edge)                             | 0.23mm<br>Good        |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 2   |
| Pad spacing<br>(Measure pad to pad spacing)                                                  | 0.27mm<br>Good        |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 100 |
| Plated through-hole to trace clearance (Measure clearance of plated through-holes to traces) | 0.47mm<br><b>Good</b> |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 11  |
| Annular ring<br>(Annular ring width of pads<br>compared to holes)                            | 0.17mm<br>Good        |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 100 |
| tht to smd<br>(Detect clearance of vias to pads)                                             | 3.47mm<br>Good        |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-B_Cu.gbl<br>ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Cu.gtl | Danger: 0<br>Warning: 0<br>Good: 60  |
|                                                                                              |                       |                |                                                                                                            |                                      |

| Analyze project                                                                                                          | Analysis results             | PCB screenshot          | Layer distribution                                                                                    | Statistics                          |
|--------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------|
| '                                                                                                                        | РСВ                          | DFM>Silkscreen layer an | alysis                                                                                                |                                     |
| Negative soldermask expansion (Detect solder mask openings smaller than their corresponding pads)                        | No                           | No                      | No                                                                                                    | Danger: 0 Warning: 0 Good: 0        |
| Soldermask opening with multiple segments (Check if solder mask openings are constructed from multiple geometric shapes) | null<br><mark>Warning</mark> |                         | ESP32_S2_SOLO_N4 Kicad Reference Design-B_Mask.gbs ESP32_S2_SOLO_N4 Kicad Reference Design-F_Mask.gts | Danger: 0<br>Warning: 22<br>Good: 0 |
| colder mask opening exposing trace (Detect clearance of solder mask openings to nearby traces)                           | 0.18mm<br>Good               |                         | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Mask.gts                                                 | Danger: 0<br>Warning: 0<br>Good: 15 |
| Soldermask bridge (Detect distance between parallel soldermask opening edges)                                            | 0.2mm<br>Good                |                         | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Mask.gts                                                 | Danger: 0<br>Warning: 0<br>Good: 20 |

No

PCB DFM>Soldermask layer analysis

PCB screenshot

No

Layer distribution

| Silkscreen to pad (Detect clearance of silkscreen to pads)   | 0.15mm<br><mark>Warning</mark> |                           | ESP32_S2_SOLO_N4 Kicad Reference Design-F_Silkscreen.gto    | Danger: 0<br>Warning: 47<br>Good: 3 |
|--------------------------------------------------------------|--------------------------------|---------------------------|-------------------------------------------------------------|-------------------------------------|
| Silkscreen to hole (Detect clearance of silkscreen to holes) | 0.24mm<br>Good                 |                           | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Silkscreen.gto | Danger: 0<br>Warning: 0<br>Good: 3  |
| Silkscreen line width<br>(Check silkscreen line width)       | 0.12mm<br><mark>Warning</mark> |                           | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-F_Silkscreen.gto | Danger: 0<br>Warning: 50<br>Good: 0 |
|                                                              | Р                              | CB DFM>Drill layer analys | is                                                          |                                     |
| Analyze project                                              | Analysis results               | PCB screenshot            | Layer distribution                                          | Statistics                          |
| Missing plated through-hole                                  |                                |                           |                                                             |                                     |

| PCB DFM>Drill layer analysis                                                                               |                               |                |                                                    |                                     |
|------------------------------------------------------------------------------------------------------------|-------------------------------|----------------|----------------------------------------------------|-------------------------------------|
| Analyze project                                                                                            | Analysis results              | PCB screenshot | Layer distribution                                 | Statistics                          |
| Missing plated through-hole (Detect top and bottom pads at the same location without plated through-holes) | No                            | No             | No                                                 | Danger: 0 Warning: 0 Good: 0        |
| Plated through-hole spacing (Measure spacing between plated through-holes)                                 | No                            | No             | No                                                 | Danger: 0 Warning: 0 Good: 0        |
| Short slot detection (Detect slots shorter than twice their width)                                         | No                            | No             | No                                                 | Danger: 0 Warning: 0 Good: 0        |
| Slot width check<br>(Measure slot width)                                                                   | 0.6mm<br><mark>Dange</mark> r |                | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-PTH.drl | Danger: 4 Warning: 0 Good: 0        |
| Via to PTH spacing (Measure spacing of vias to plated through-holes)                                       | No                            | No             | No                                                 | Danger: 0 Warning: 0 Good: 0        |
| Unconnected via<br>(Detect isolated unconnected<br>vias)                                                   | null<br><mark>Warning</mark>  | •              | ESP32_S2_SOLO_N4 Kicad<br>Reference Design-PTH.drl | Danger: 0<br>Warning: 50<br>Good: 0 |